https://github.com/socxin/hc32l136
L3 R3: HDSC Cortex-M0 48MHz MCU (HC32L130/HC32L136)
https://github.com/socxin/hc32l136
cmp cortex-m0 hdsc mcu opa qitas rtc
Last synced: 9 months ago
JSON representation
L3 R3: HDSC Cortex-M0 48MHz MCU (HC32L130/HC32L136)
- Host: GitHub
- URL: https://github.com/socxin/hc32l136
- Owner: SoCXin
- Created: 2019-05-19T08:32:08.000Z (almost 7 years ago)
- Default Branch: master
- Last Pushed: 2021-07-03T08:29:52.000Z (over 4 years ago)
- Last Synced: 2025-04-11T21:21:31.501Z (11 months ago)
- Topics: cmp, cortex-m0, hdsc, mcu, opa, qitas, rtc
- Language: C
- Homepage:
- Size: 21.4 MB
- Stars: 2
- Watchers: 0
- Forks: 3
- Open Issues: 0
-
Metadata Files:
- Readme: README.md
- Funding: .github/FUNDING.yml
Awesome Lists containing this project
README
# [HC32L136](https://github.com/SoCXin/HC32L136)
[](http://www.SoC.Xin)
[](https://github.com/SoCXin/HC32L136/actions/workflows/src.yml)
* [hdsc](https://www.hdsc.com.cn/): [Cortex-M0](https://github.com/SoCXin/Cortex)
* [L3R3](https://github.com/SoCXin/Level): 48 MHz x 0.94 DMIPS/MHz, [2.46 CoreMark/MHz](https://www.eembc.org/coremark/scores.php)
## [简介](https://github.com/SoCXin/HC32L136/wiki)
[HC32L136](https://github.com/SoCXin/HC32L136) 集成 12 位 1Msps 高精度 SARADC 以及集成了比较器、运放、内置高性能 PWM 定时
器、LCD 显示、多路 UART、SPI、I2C 等丰富的通讯外设,内建 AES、TRNG 等信息安全模块,具有高整合度、高抗干扰、高可靠性和超低功耗的特点。
[](https://www.hdsc.com.cn/Category82-1404)
### 关键特性
* RTC
* 4*40 / 6*38 / 8*36 LCD驱动
* 3 x OPA
* 2 x CMP
* 6bit DAC 和可编程基准输入的 2路 VC
* 12bit 1Msps 高精度 SARADC
* AES-128 硬件协处理器
* 宽电压1.8 ~5.5V
### [资源收录](https://github.com/SoCXin)
* [参考资源](src/)
* [参考文档](docs/)
* [参考工程](project/)
### [选型建议](https://github.com/SoCXin)
[HC32L136](https://github.com/SoCXin/HC32L136) 2 路 LPUART 低功耗通讯接口,深度睡眠模式下可工作
* LQFP64(10*10,0.5mm)
* LQFP64(7*7,0.4mm)
* LQFP48(7*7,0.5mm)
#### 相关开发板
[](https://item.taobao.com/item.htm?spm=a1z09.2.0.0.72882e8dY3Klzv&id=615219195339&_u=3gas3eu2ab8)
### [探索芯世界 www.SoC.xin](http://www.SoC.Xin)